Emre Akdemir

22302606

EE102-02



# EE-102 FINAL PROJECT REPORT: LASER GUIDED TURRET

14/05/2025

## **Purpose**

The aim of this project was to create a laser supported turret system that dynamically follows and targets a specific object using a laser module, two servo motors, and a camera for face detection.

# Methodology

One of the objectives of this project is adjusting servo motors according to the x and y coordinates of the centre of the face. The coordinates are calculated using OpenCV libraries of Python. Thus, dynamically, the coordinates of the face on 640x480 resolution camera are sent in byte(8-bit) form to BASYS3 via Micro USB data cable using UART Protocol. In VHDL, a UART module has been used to interpret the coming location data. A clock division module is used to get a 180 kHz clock to make servo sensitive at level of 1 degree. Two servo\_pwm modules are used to send the proper pwm signals to the servo motors. First pwm signal module is used for pan angle and second pwm signal is used for tilt angle.

## **Design Specifications**

#### Clk180kHz.vhd

The control signal for the servo motor can be listed as two frequencies: Refresh frequency and pulse width range. The desired sensitivity for turret is up to 180 positions, which also means sensitive at level of 1 degree. Therefore, needed minimum frequency is range of the pulse width range over resolution, which is 180kHZ. Since servo motor's refresh frequency is 20ms, using a clock divider module, BASYS3's internal clock of 100MHz is divided into 180 kHz by adding 1 to the counter, which is limited at 278 ((100Mhz / 180kHz)/2, divided into 2 due to 50% duty cycle) and when clock is reached up to 278, output is set to 1.

#### Uart rx.vhd

For the UART Protocol part, a module and submodule are used. Uart rx inst module is used to receive 8-bit data. Baud rate is set to 115200, which is the number of bits received in one second. Clock freq is the FPGA clock frequency, which is default 100Mhz. Bit ticks is the number of FPGA clock cycles corresponding to the duration of one UART bit. For 115200 baud rate on 100Mhz, it is approximately 868 cycles per bit. Rx is the serial input line from UART transmitter, rx data holds the last received byte and rx valid pulses to "1" for exactly one clock cycle whenever new data is received. Uart Rx is implemented as finite state machine with the states of idle, start, data and stop. Idle is when waiting for start bit. Start is when verifying the start bit validity. Data is when receiving each data bit and stop is when checking the stop bit and signaling data reception. In IDLE state, line is normally idle (rx = "1"). A falling edge (rx= "0") indicates the start bit. In START state, waits half a bit duration to confirm that it is really a start bit and not noise. If still low, confirms valid start bit; else, returns to IDLE (false start). In DATA state, samples the RX line at each bit's midpoint. Stores each bit into shift reg and moves through all 8 bits. UART sends least significant bit first, thus first received bit goes into shift reg(0). Finally, at STOP state, waits one full bit duration for stop bit. After confirming stop bit, moves data from shift register to rx data reg and pulses rx valid reg signal high to indicate new data is ready.

#### Servo\_uart.vhd

Servo\_uart\_dual is the controller module for two servo motors. It receives two consecutive UART bytes, each representing a servo angle (0-180), and assigns them to servo\_angle1 and servo\_angle2. There are two states in this module. WAIT\_BYTE1 is the first byte state and angle for servo 1(Pan Angle). WAIT\_BYTE2 is the second byte state and angle for servo 2(Tilt Angle). Uart\_rx submodule is instantiated in this module. Angle1\_reg and Angle2\_reg stores current servo angles and initialized to 90 degrees. Rx\_data\_i carries the received UART byte. Rx\_valid\_i becomes "1" for one clock cycle when a byte is received. In case 1, which is WAIT\_BYTE1, if the received value is lower than 180, it

assigns to angle1\_reg, otherwise assigns it to 180(servo angle limit). Then moves to the next state, which is WAIT\_BYTE2. Same as before, but now updates angle2\_reg, then returns to WAIT\_BYTE1 for next servo update. Finally, angle1\_reg and angle2\_reg are drived to the servo angle1 and servo angle2 continuosly as outputs.

#### Servo pwm.vhd and Servo pwm22.vhd

There are two servo\_pwm modules in the project. Each of them creates a pwm signal for servos. Module takes a desired servo angle (pos = 0 to 180 degrees) and generates a pwm signal with a pulse width between 0.5 ms to 2.5 ms, the standard servo control range. It runs on a clock of 180 kHz, which is used to count time ticks. It outputs a servo signal: "1" when pulse is active and "0" otherwise. Each cycle is 20 ms, therefore pulse width is mapped linearly from 0.5 ms to 2.5 ms as the input pos goes from 0 to 180. For 20ms frame, each full PWM cycle is (180kHz \* 20ms) 3600 ticks. Cnt counts from 0 to 3599, pwmi holds the calculated pulse width in ticks and pos\_clamped ensures that the angle doesn't go above 180. Pwmi is adjusted by pos\_clamped \* 2 + 90, which maps 0-180 as 90-450. 90 ticks is equivalent of 0.5 ms and 450 ticks is equivalent of 2.5ms. Depending on pos value, servo is assigned to "1" as cnt < pwmi, else "0". So the width of the "1" time in clock ticks is directly proportional to the input angle.

#### Servo top.vhd

The servo\_top\_dual module serves as the top-level controller for operating two servo motors using UART input. It receives two consecutive angle values (0–180) over UART via the onboard USB-UART interface, decodes them using the servo\_uart\_dual module, and outputs each angle as an 8-bit value. A clk180kHz divider generates a 180 kHz clock from the 100 MHz system clock, suitable for servo PWM timing. These angle values are then fed into two independent PWM generators (servo\_pwm and servo\_pwm2), which produce corresponding pulse-width signals (servo1 and servo2) to drive each servo with precise control over their positions.



Figure 1: RTL Schematics of the Top Module



Figure 2: RTL Schematics of the Top Module (Expanded)



Figure 3: Python Code and Dynamically Tracked Face Frame



Figure 6: The Turret System



Figure 7: Dynamic Tracking

# **Conclusion:**

This project successfully demonstrated a laser-guided turret system capable of tracking a human face in real time using OpenCV-based Python face detection, UART communication, and precise servo control implemented on a BASYS3 FPGA board. The integration of software and hardware components allowed for dynamic adjustment of the turret's orientation based on the received face coordinates. The system achieved high positional sensitivity thanks to a custom 180 kHz clock signal for PWM generation, enabling 1-degree resolution for both pan and tilt movements. However, one of the most significant challenges encountered during testing was the physical misalignment between the camera and the servo motor axes. Since the camera was mounted on a laptop and not directly aligned with the center of rotation of the turret, the perceived coordinates of the face did not always correspond accurately to the direction in which the turret should point. This discrepancy led to inconsistent tracking behavior, especially during rapid head movements or off-center positioning. While the software and electronic design functioned correctly, this hardware alignment issue highlighted the importance of mechanical calibration. Future improvements could include designing a custom mount that aligns the camera with the turret's center of rotation to enhance tracking precision. Despite this limitation, the project effectively demonstrated fundamental principles of embedded systems design, real-time control, and human-object interaction through autonomous tracking.

#### **Reference:**

https://www.codeproject.com/Articles/513169/Servomotor-Control-with-PWM-and-VHDL

https://www.codeproject.com/Articles/443644/Frequency-Divider-with-VHDL

http://www.ee.ic.ac.uk/pcheung/teaching/DE1 EE/stores/sg90 datasheet.pdf

#### Code:

#### Face recognition.py

import face\_recognition import cv2 import serial import time

ser = serial.Serial('COM5', baudrate=115200, timeout=1) video\_capture = cv2.VideoCapture(0)

print("Press 'q' to quit.")

while True: ret, frame = video capture.read() if not ret: continue

```
rgb_frame = frame[:, :, ::-1]
face_locations = face_recognition.face_locations(rgb_frame)
for i, (top, right, bottom, left) in enumerate(face locations):
    cv2.rectangle(frame, (left, top), (right, bottom), (0, 255, 0),
2)
    cv2.putText(frame, f"Face {i+1}", (left, top - 10),
                cv2.FONT HERSHEY SIMPLEX, 0.5, (0, 255, 0), 1)
    print(f"Face {i+1} coords: Top={top}, Right={right},
Bottom={bottom}, Left={left}")
    x_{coord} = (left + right) / 2
    y_{coord} = (top + bottom) / 2
    print(f"Center: x={x coord:.1f}, y={y coord:.1f}")
    scaled_x = 255 - int((x_coord / 640) * 255)
    scaled_y = 255 - int((y_coord / 480) * 255)
    # Ensure 0..255 range
    if scaled x < 0: scaled x = 0
    if scaled x > 255: scaled x = 255
    if scaled_y < 0: scaled_y = 0</pre>
    if scaled_y > 255: scaled_y = 255
    ser.write(bytes([scaled y, scaled x]))
cv2.imshow('Real-Time Face Detection', frame)
if cv2.waitKey(1) & 0xFF == ord('q'):
    break
video capture.release() cv2.destroyAllWindows()
```

#### Servo top.vhd

```
library IEEE; use IEEE.STD_LOGIC_1164.ALL; use IEEE.NUMERIC_STD.ALL;
entity servo top dual is Port (clk: in std logic; -- 100 MHz reset: in std logic; uart rx: in
std logic; -- from onboard USB-UART (pin B18 on Basys3) servo1 : out std logic; -- to
servo #1 servo2 : out std logic -- to servo #2 ); end servo top dual;
architecture Behavioral of servo top dual is
component clk180kHz is
    Port (
        clk
                 : in std logic;
        reset : in std logic;
        clk_out : out std_logic
    );
end component;
component servo_uart_dual is
    Port (
        clk
                     : in std logic;
        reset
                     : in std logic;
                       : in std logic;
        rx
        servo_angle1 : out std_logic_vector(7 downto 0);
         servo angle2 : out std logic vector(7 downto 0)
    );
end component;
component servo pwm is
    Port (
        c1k
             : IN STD LOGIC;
         reset : IN STD_LOGIC;
        pos : IN STD LOGIC VECTOR(7 downto 0);
        servo : OUT STD LOGIC
    );
end component;
component servo_pwm2 is
    Port (
        clk
             : IN STD LOGIC;
        reset : IN STD LOGIC;
        pos2 : IN STD_LOGIC_VECTOR(7 downto 0);
```

```
servo2: OUT STD_LOGIC
    );
end component;
signal clk_180khz : std_logic;
signal angle1_sig : std_logic_vector(7 downto 0);
signal angle2_sig : std_logic_vector(7 downto 0);
begin
clk_div_inst : clk180kHz
    port map(
        clk
             => clk,
        reset => reset,
        clk_out => clk_180khz
    );
servo_uart_inst : servo_uart_dual
    port map(
        clk
                    => clk,
                    => reset,
        reset
        rx
                     => uart rx,
        servo_angle1 => angle1_sig,
        servo angle2 => angle2 sig
    );
servo_pwm_inst : servo_pwm
    port map(
        clk
             => clk 180khz,
        reset => reset,
        pos => angle1 sig,
        servo => servo1
    );
servo_pwm_inst2 : servo_pwm2
    port map(
        clk => clk 180khz,
        reset => reset,
```

```
pos2 => angle2_sig,
    servo2 => servo2
);
```

end Behavioral;

#### Clk180kHz.vhd

```
library IEEE; use IEEE.STD_LOGIC_1164.ALL;
entity clk180kHz is Port ( clk : in STD_LOGIC; -- 100 MHz input reset : in STD_LOGIC; clk out : out STD_LOGIC -- ~180 kHz output ); end clk180kHz;
```

architecture Behavioral of clk180kHz is signal counter: integer range 0 to 278 := 0; signal clk\_reg: std\_logic := '0'; begin process(clk, reset) begin if reset = '1' then counter <= 0; clk\_reg <= '0'; elsif rising\_edge(clk) then if counter = 278 then counter <= 0; clk\_reg <= not clk\_reg; else counter <= counter + 1; end if; end process;

```
clk_out <= clk_reg;</pre>
```

end Behavioral;

#### Servo uart.vhd

```
library IEEE; use IEEE.STD_LOGIC_1164.ALL; use IEEE.NUMERIC_STD.ALL;
```

```
entity servo_uart_dual is Port ( clk : in std_logic; -- 100 MHz reset : in std_logic; rx : in std_logic; -- from USB-UART servo_angle1 : out std_logic_vector(7 downto 0); servo_angle2 : out std_logic_vector(7 downto 0) ); end servo_uart_dual;
```

architecture Behavioral of servo uart dual is

```
component uart_rx is
  Port (
     clk : in std_logic;
    reset : in std_logic;
    rx : in std_logic;
    rx_data : out std_logic_vector(7 downto 0);
    rx valid : out std_logic
```

```
);
end component;
signal angle1_reg : unsigned(7 downto 0) := to_unsigned(90, 8);
signal angle2_reg : unsigned(7 downto 0) := to_unsigned(90, 8);
signal rx data i : std logic vector(7 downto 0);
signal rx_valid_i : std_logic;
type rx dual state is (WAIT BYTE1, WAIT BYTE2);
signal current_state : rx_dual_state := WAIT_BYTE1;
begin
uart_rx_inst : uart_rx
    port map(
        clk
                => clk,
        reset => reset,
        rx
                => rx,
        rx data => rx data i,
        rx_valid => rx_valid_i
    );
process(clk, reset)
begin
    if reset = '1' then
        angle1 reg
                     <= to_unsigned(90, 8);</pre>
        angle2_reg <= to_unsigned(90, 8);</pre>
        current state <= WAIT BYTE1;</pre>
    elsif rising edge(clk) then
        if rx_valid_i = '1' then
            case current state is
                when WAIT BYTE1 =>
                     if unsigned(rx_data_i) <= 180 then</pre>
                         angle1_reg <= unsigned(rx_data_i);</pre>
                    else
```

```
angle1_reg <= to_unsigned(180, 8);</pre>
                      end if;
                      current_state <= WAIT_BYTE2;</pre>
                 when WAIT BYTE2 =>
                      if unsigned(rx data i) <= 180 then
                           angle2_reg <= unsigned(rx_data_i);</pre>
                      else
                           angle2 reg <= to unsigned(180, 8);</pre>
                      end if;
                      current_state <= WAIT_BYTE1;</pre>
             end case;
        end if;
    end if;
end process;
servo angle1 <= std logic vector(angle1 reg);</pre>
servo_angle2 <= std_logic_vector(angle2_reg);</pre>
end Behavioral;
Uart rx.vhd
library IEEE; use IEEE.STD_LOGIC_1164.ALL; use IEEE.NUMERIC STD.ALL;
entity uart rx is Port (clk: in std logic; reset: in std logic; rx: in std logic; rx data: out
std logic vector(7 downto 0); rx valid : out std logic ); end uart rx;
architecture Behavioral of uart_rx is
constant BAUD_RATE : integer := 115200;
constant CLOCK_FREQ : integer := 100_000_000;
constant BIT TICKS : integer := CLOCK FREQ / BAUD RATE;
type rx_state_type is (IDLE, START, DATA, STOP);
signal rx state : rx state type := IDLE;
signal bit cnt : integer range 0 to 7 := 0;
signal baud cnt : integer range 0 to BIT TICKS-1 := 0;
signal shift reg : std logic vector(7 downto 0) := (others => '0');
```

```
signal rx_data_reg : std_logic_vector(7 downto 0) := (others =>
'0');
signal rx valid reg : std logic := '0';
begin
rx_data <= rx_data_reg;</pre>
rx_valid <= rx_valid_reg;</pre>
process(clk, reset)
begin
    if reset = '1' then
        rx_state <= IDLE;</pre>
        bit_cnt
                     <= 0;
        baud_cnt
                     <= 0;
        shift_reg <= (others => '0');
        rx data reg <= (others => '0');
        rx_valid_reg <= '0';</pre>
    elsif rising_edge(clk) then
        rx_valid_reg <= '0';</pre>
        case rx state is
             when IDLE =>
                 if rx = '0' then
                     rx_state <= START;</pre>
                     baud cnt <= 0;</pre>
                 end if;
             when START =>
                 if baud_cnt = BIT_TICKS/2 then
                     if rx = '0' then
                          rx state <= DATA;</pre>
                          bit cnt <= 0;
                     else
```

```
rx_state <= IDLE;</pre>
                       end if;
                       baud_cnt <= 0;</pre>
                  else
                       baud_cnt <= baud_cnt + 1;</pre>
                  end if;
              when DATA =>
                  if baud_cnt = BIT_TICKS-1 then
                       shift_reg(bit_cnt) <= rx;</pre>
                       baud cnt <= 0;</pre>
                       if bit_cnt = 7 then
                            rx state <= STOP;</pre>
                       else
                            bit_cnt <= bit_cnt + 1;</pre>
                       end if;
                  else
                       baud_cnt <= baud_cnt + 1;</pre>
                  end if;
              when STOP =>
                  if baud_cnt = BIT_TICKS-1 then
                       baud_cnt <= 0;</pre>
                       rx_state <= IDLE;</pre>
                       rx_data_reg <= shift_reg;</pre>
                       rx_valid_reg <= '1'; -- signal that new data</pre>
is ready
                  else
                       baud_cnt <= baud_cnt + 1;</pre>
                  end if;
         end case;
    end if;
end process;
end Behavioral;
```

#### Servo pwm.vhd

```
library IEEE; use IEEE.STD LOGIC 1164.ALL; use IEEE.NUMERIC STD.ALL;
entity servo pwm is Port (clk: IN STD LOGIC; reset: IN STD LOGIC; pos: IN
STD LOGIC VECTOR(7 downto 0); : OUT STD LOGIC ); end servo pwm;
architecture Behavioral of servo pwm is
                   : unsigned(11 downto 0) := (others => '0');
signal cnt
                   : unsigned(11 downto 0);
signal pwmi
signal pos clamped: unsigned(7 downto 0);
begin
process(pos)
begin
    if unsigned(pos) > 180 then
        pos_clamped <= to_unsigned(180, 8);</pre>
    else
        pos_clamped <= unsigned(pos);</pre>
    end if;
end process;
pwmi <= resize(pos_clamped * 2 + to_unsigned(90, 7), 12);</pre>
process(clk, reset)
begin
    if reset = '1' then
        cnt <= (others => '0');
    elsif rising edge(clk) then
        if cnt = to unsigned(3599, 12) then
             cnt <= (others => '0');
        else
             cnt <= cnt + 1;</pre>
        end if;
    end if;
end process;
servo <= '1' when cnt < pwmi else '0';</pre>
```

#### Servo pwm22.vhd

```
library IEEE; use IEEE.STD LOGIC 1164.ALL; use IEEE.NUMERIC STD.ALL;
entity servo pwm2 is Port (clk: IN STD LOGIC; reset: IN STD LOGIC; pos2: IN
STD LOGIC VECTOR(7 downto 0); servo2: OUT STD LOGIC ); end servo pwm2;
architecture Behavioral of servo pwm2 is
signal cnt
                    : unsigned(11 downto 0) := (others => '0'); --
0..3599
signal pwmi
               : unsigned(11 downto 0);
signal pos2_clamped: unsigned(7 downto 0) := (others => '0');
begin
process(pos2)
begin
    if unsigned(pos2) > 180 then
        pos2_clamped <= to_unsigned(180, 8);</pre>
    else
        pos2_clamped <= unsigned(pos2);</pre>
    end if;
end process;
pwmi <= resize(pos2_clamped * 2 + to_unsigned(90, 7), 12);</pre>
process(clk, reset)
begin
    if reset = '1' then
        cnt <= (others => '0');
    elsif rising_edge(clk) then
        if cnt = to unsigned(3599, 12) then
             cnt <= (others => '0');
        else
             cnt <= cnt + 1;</pre>
        end if;
    end if;
end process;
```

```
servo2 <= '1' when cnt < pwmi else '0';
end Behavioral;</pre>
```

#### Basys3.xdc

```
set_property PACKAGE_PIN W5 [get_ports {clk}]
set_property IOSTANDARD LVCMOS33 [get_ports {clk}]
set_property PACKAGE_PIN U18 [get_ports {reset}] set_property IOSTANDARD LVCMOS33 [get_ports {reset}]
set_property PACKAGE_PIN B18 [get_ports {uart_rx}] set_property IOSTANDARD LVCMOS33 [get_ports {uart_rx}]
set_property PACKAGE_PIN J1 [get_ports {servo1}] set_property IOSTANDARD LVCMOS33 [get_ports {servo1}]
set_property PACKAGE_PIN L2 [get_ports {servo2}] set_property IOSTANDARD LVCMOS33 [get_ports {servo2}]
```